



**KEMENTERIAN PENGAJIAN TINGGI** 



# PIC18 BASED PROJECTS Collection

#### TUTORIAL STEP BY STEP

ZUNAINAH BINTI HAMID INTAN SHAFINAZ BINTI ABD. RAZAK KHAIROL SHAH BIN OTHMAN

#### ELECTRICAL ENGINEERING DEPARTMENT





COPYRIGHT PREFACE **ACKNOWLEDGE INTRODUCTION PROJECT 01 PROJECT 02 PROJECT 03 PROJECT 04 PROJECT 05 REFERENCES** 



PIC18 Based Projects Collection. Tutorial Step By Step

> Authors: Zunainah Binti Hamid Intan Shafinaz Binti Abd Razak Khairol Shah Bin Othman

Copyright (c) 2022. All rights reserved. No part of this publication may be reproduces, distributed or transmitted in any form or by any means, including photocopying, recording, or other electronic or mechanical methods, without the prior written permission of the publisher. For permission requests, write to the publisher at the address below:

Politeknik Tuanku Sultanah Bahiyah (PTSB), Kulim Hi-Tech Park, 09090 Kulim, Kedah

ISBN 9789672740117

# Preface About This Book

This ebook is written to help students understand the basic skills in designing an embedded system using PIC18. There are five examples of applications embedded in real life.

The first, second, and third examples in this lesson use seven (7) methods each to help students comprehend the entire process in PIC programming.

The last two examples merely provide a simple strategy for resolving PIC programming.

Hopefully, students will learn how to design and program code in a straightforward and concise manner.

# Acknowledge

Thank You Allah for his mercy and blessing who gave us the strength and patient to finish our e-book. Our appreciation also goes to PTSB E-book Organizer all colleagues for their cooperation and guidance during completing our first PIC18 Based Project Collection ebook.





### CHEAT SHEET ABOUT PIC18

A special function register ( in Data Memory) The content of this register corresponds to the value of the electrical signal at its IO pin Reads the device level Store the input level of pins Reads the input signal from external (if the pin is configured as Input) "1" results high voltage "0" results low voltage

| Μ | ICLR/Vpp/RE3 [ 1 | $\bigcirc$ | 40 🗆 | RB7/PGD |
|---|------------------|------------|------|---------|
|   | RA0 🗖 2          |            | 39 🗆 | RB6/PGC |
|   | RA1 🗖 3          |            | 38 🗆 | RB5     |
|   | RA2 🗖 4          |            | 37 🗆 | RB4     |
|   | RA3 🗖 5          |            | 36 🗆 | RB3     |
|   | RA4 🗖 6          |            | 35 🗆 | RB2     |
|   | RA5 🗖 7          |            | 34 🗆 | RB1     |
| - | RE0 🗌 8          | 22         | 33 🗆 | RB0     |
|   | RE1 🗌 9          | ¥          | 32 🗆 | Vdd     |
|   | RE2 🗖 10         | ¥          | 31 🗖 | Vss     |
|   | VDD 11           | Ľ,         | 30 🗆 | RD7     |
|   | Vss 🗖 12         | Ŀ          | 29 🗆 | RD6     |
|   | RA7 🗖 13         | 18         | 28   | RD5     |
|   | RA6 🗖 14         | 0          | 27 🗆 | RD4     |
|   | RC0 🗌 15         | <u> </u>   | 26 🗆 | RC7     |
|   | RC1 16           |            | 25   | RC6     |
|   | RC2 17           |            | 24 🗆 | RC5     |
|   | RC3 18           |            | 23 🗆 | RC4     |
|   | RD0 19           |            | 22   | RD3     |
|   | RD1 20           |            | 21   | RD2     |
|   |                  |            |      |         |

Pin B0 to B7 are HIGHPin B0, B1, B2, B3 are HIGH,<br/>B4, B5, B6 & B7 are LOWPin B0 is HIGHPORTB = 0b1111111;PORTB = 0b00001111;PoRTB = 0b00001111;PORTB = 255;PORTB = 15;PORTB = 15;PORTB = 0xFF;PORTB = 0x0F;PORTB = 0x0F;



# CHEAT SHEET **ABOUT PIC18**

#### TRISx

Each IO pin's direction (input or output) is controlled by TRIS.

Tri-state, which refers to the possible states of a pin, is simplified into the word TRIS. output logic 1 and output logic 0

That pin functions as an output if the bit is set to 0. A pin is an input if a bit is set to 1. Because a 0 represents an O for output and a 1 matches an I for input, this is simple to remember.

| MCLR/Vpp/RE3 | 1  | $\bigcirc$ | 40 | RB7/PGD |
|--------------|----|------------|----|---------|
| RA0          | 2  |            | 39 | RB6/PGC |
| RA1          | 3  |            | 38 | RB5     |
| RA2          | 4  |            | 37 | RB4     |
| RA3          | 5  |            | 36 | RB3     |
| RA4          | 6  |            | 35 | RB2     |
| RA5          | 7  |            | 34 | RB1     |
| RE0          | 8  | ដ          | 33 | RB0     |
| RE1          | 9  | Ϋ́         | 32 | VDD     |
| RE2          | 10 | ¥          | 31 | Vss     |
| VDD _        | 11 | Ľ,         | 30 | RD7     |
| Vss          | 12 | Ę.         | 29 | RD6     |
| RA7          | 13 | 18         | 28 | RD5     |
| RA6          | 14 | <u>ں</u>   | 27 | RD4     |
| RC0          | 15 | <u>a</u>   | 26 | RC7     |
| RC1          | 16 |            | 25 | RC6     |
| RC2          | 17 |            | 24 | RC5     |
| RC3          | 18 |            | 23 | RC4     |
| RD0          | 19 |            | 22 | RD3     |
| RD1          | 20 |            | 21 | RD2     |
|              |    |            |    |         |

Pin B0, B1, B2, B3 are INPUT, Pin B0 to b7 are INPUT Pin B0 is INPUT B4, B5, B6 & B7 are OUTPUT TRISB= 0b1111111; TRISB= 0b00001111; TRISBbits.TRISB0 = 1; TRISB= 15;TRISB= 255; TRISB = 0x0F;TRISB= 0xFF;



# CHEAT SHEET About Picis

#### LATx

LAT register (output latch)

When a pin is assigned to output, the LAT register will control the output logic state of that pin.

Logic High (VDD) is made by putting the LAT register to 1 and Logic Low (A) is made by putting the LAT register to 0. (VSS).

The LAT register bits for Input pins are Don't Care since they have no effect on either Input or Output.

|    |            |    | <br>         |    |         |
|----|------------|----|--------------|----|---------|
| MC | LR/VPP/RE3 | 1  | $\bigcirc$   | 40 | RB7/PGD |
|    | RA0        | 2  |              | 39 | RB6/PGC |
|    | RA1        | 3  |              | 38 | RB5     |
|    | RA2        | 4  |              | 37 | RB4     |
|    | RA3 [      | 5  |              | 36 | RB3     |
|    | RA4        | 6  |              | 35 | RB2     |
|    | RA5        | 7  |              | 34 | RB1     |
|    | RE0        | 8  | 2            | 33 | RB0     |
|    | RE1        | 9  | ¥.           | 32 | VDD     |
|    | RE2        | 10 | <del>4</del> | 31 | Vss     |
|    | VDD [      | 11 | Ľ.           | 30 | RD7     |
| )  | Vss        | 12 | F            | 29 | RD6     |
| -  | RA7        | 13 | 18           | 28 | RD5     |
|    | RA6        | 14 | 0            | 27 | RD4     |
|    | RC0        | 15 | Δ.           | 26 | RC7     |
|    | RC1        | 16 |              | 25 | RC6     |
|    | RC2        | 17 |              | 24 | RC5     |
|    | RC3        | 18 |              | 23 | RC4     |
|    | RD0        | 19 |              | 22 | RD3     |
|    | RD1        | 20 |              | 21 | RD2     |
|    |            |    |              |    |         |

| Pin B0 to B7 are at logic HIGH | Pin B0, B1, B2, B3 are at logic HIGH,<br>B4, B5, B6 & B7 are at logic LOW | Pin B0 at logic HIGH |
|--------------------------------|---------------------------------------------------------------------------|----------------------|
| LATB= 0b1111111;               | LATB= 0b00001111;                                                         |                      |
| LATB= 255;                     | LATB= 15;                                                                 | LATBbits.LATB0 = 1;  |
| LATB= 0xFF;                    | LATB = $0 \times 0F$ ;                                                    |                      |
|                                |                                                                           |                      |



### UNDERSTAND BASIC STRUCTURE OF C PROGRAM







01 bro ject  $\bigcirc$ 

# 1. PROBLEM STATEMENT

A recycle factory needs an automatic system to isolate three types of bottle based on its height. Ultrasonic sensor is use to detect the heigt of the bottles. Bottle categories have summarized as shown in Table below. If bottle in Category 1 detected, conveyor 1 will running to move the bottle for isolation. While, if a bottle in Category 2 detected, the conveyor 2 will be running. Otherwise, if the bottle in Category 3, Conveyor 3 will be running. With the information as in Diagram B2, design the appropriate system.

|                                                                                 | CATEGORY | HEIGHT,cm        |
|---------------------------------------------------------------------------------|----------|------------------|
| SPECIFICATION:                                                                  | 1        | less than 10     |
| VREF(+)=5V<br>VREF(-)=0V<br>SENSOR SCALE FACTOR = 9.766 mV/cm                   | 2        | between 10 to 20 |
| using Channel AN0<br>A/D conversion results format: Left justified              | 3        | more than 20     |
| A/D Conversion Clock FOSC/16<br>12 TAD acquisition time<br>Resolution = 10 bits |          |                  |

# 2. CIRCUIT DESIGN MAIN COMPONENT





- **V** PIC 18 F45K22
- VItrasonic Sensor
- 3 units motor (as conveyor)
- 🗹 3 units diode
- 3 units 1 channel relay module
- 🗹 3 units transistor 2N1711
- ✓ 12V and 5V supply





# 2. DESIGN SCHEMATIC CIRCUIT

#### DRAW THE CIRCUIT:



# 3. CIRCUIT DESIGN FLOW PROCESS



detect height of bottle

if bottle is less than 10 cm, conveyor 1 on

if bottle is 10 to 20 cm, conveyor 2 on





# 3.UNDERSTAND FLOW CHART



# 4. CONFIGURATION INPUT/OUTPUT



# 5. PROGRAMMING CLANGUAGE

#### CONFIGURE THE ADC MODULE:



## 5. PROGRAMMING C LANGUAGE

#### MPLAB SIMULATION



## 5. PROGAMMING CLANGUAGE

#### MPLAB SIMULATION

GO\_DONE=1, enable the Analog/ Digital Conversion

formula\*

HEIGHT = RESULT X VREF



ADCONObits.GO\_DONE=1; //ADC ENABLE while (ADCONObits.GO\_DONE==0); //COMPLETED ADRESULT =ADRESH << + ADRESL; HEIGHT= ADRESULT \* 5/(1024\*0.009766); GO\_DONE==0, means check status of Analog/Digital Conversion, it is completed?

Keep ADRESULT to Left Justified in ADRES register (shift to ADRESH then add LSB to ADRESL)

{ CONVEYOR1 = 1; CONVEYOR2 = 0;CONVEYOR3 = 0;

if ((HEIGHT > 10) && (HEIGHT <=20))

}

ł

ŀ

ł

VREF(+)=**5**V VREF(-)=0V SENSOR SCALE FACTOR = 9.766 mV/cm So, SENSOR SCALE FACTOR= **0.009766** mV/cm using Channel AN0 A/D conversion results format: Left justified A/D Conversion Clock FOSC/16 12 TAD acquisition time Resolution = 10 bits =2^10=**1024** 

**RESOLUTION X SENSOR SCALE FACTOR** 

{CONVEYOR1 = 0; CONVEYOR2 = 0; CONVEYOR3 = 1;

if (HEIGHT <=10)

 $\{CONVEYOR1 = 0;$ 

CONVEYOR2 = 1;

CONVEYOR3 = 0;

if(HEIGHT > 20)

If statements for 3 conditions of HEIGHT

# 6. REGISTER EXPLORE DATASHEET

#### ADCON0= 0b0**000001**;

#### REGISTER 17-1: ADCON0: A/D CONTROL REGISTER 0

| U-0              | R/W-0 | R/W-0            | R/W-0    | R/W-0              | R/W-0             | R/W-0            | R/W-0 |
|------------------|-------|------------------|----------|--------------------|-------------------|------------------|-------|
| _                |       |                  | CHS<4:0> |                    |                   | GO/DONE          | ADON  |
| bit 7            |       |                  |          |                    |                   |                  | bit 0 |
|                  |       |                  |          |                    |                   |                  |       |
| Legend:          |       |                  |          |                    |                   |                  |       |
| R = Readable bit | t     | W = Writable bi  | t        | U = Unimpleme      | nted bit, read as | ·0'              |       |
| -n = Value at PO | R     | '1' = Bit is set |          | '0' = Bit is clear | ed                | x = Bit is unkno | wn    |



# 6. REGISTER EXPLORE DATASHEET

#### ADCON1= 0b**0**000**1110**;

#### REGISTER 17-2: ADCON1: A/D CONTROL REGISTER 1

| R/W-0           | U-0                                                          | U-0                                                                    | U-0                                                                   | R/W-0                                                | R/W-0           | R/W-0                                                    | R/W-0               |  |  |
|-----------------|--------------------------------------------------------------|------------------------------------------------------------------------|-----------------------------------------------------------------------|------------------------------------------------------|-----------------|----------------------------------------------------------|---------------------|--|--|
| TRIGSEL         | —                                                            | —                                                                      | —                                                                     | PVCF                                                 | G<1:0>          | NVCF                                                     | G<1:0>              |  |  |
| bit 7           | •                                                            | •                                                                      |                                                                       | •                                                    |                 | •                                                        | bit 0               |  |  |
|                 |                                                              |                                                                        |                                                                       |                                                      |                 |                                                          |                     |  |  |
| Legend:         |                                                              |                                                                        |                                                                       |                                                      |                 |                                                          |                     |  |  |
| R = Readable    | bit                                                          | W = Writable                                                           | bit                                                                   | U = Unimpler                                         | mented bit, rea | id as '0'                                                |                     |  |  |
| -n = Value at I | POR                                                          | '1' = Bit is set                                                       |                                                                       | '0' = Bit is cle                                     | ared            | x = Bit is unkr                                          | nown                |  |  |
| bit 7           | TRIGSEL: Sp<br>1 = Selects th<br>0 = Selects th              | becial Trigger S<br>ne special trigge<br>ne special trigge             | elect bit<br>er from CTMU<br>er from CCP5                             |                                                      | Additional Fu   | unction on<br>CON0<1>, GO/                               | DONE bit to start a |  |  |
| bit 6-4         | Unimplemen                                                   | ted: Read as '                                                         | 0'                                                                    |                                                      | Conve           | rsion if ADCOIN <u< td=""><td>)&gt;, ADON = 1.</td></u<> | )>, ADON = 1.       |  |  |
| bit 3-2         | PVCFG<1:0>                                                   | . Positive Volta                                                       | ige Reference                                                         | Configuration                                        | bits            | Conversion if ADCON<0>, ADON = 1.                        |                     |  |  |
| _               | 00 = A/D VRE<br>01 = A/D VRE<br>10 = A/D VRE<br>11 = Reserve | F+ connected t<br>F+ connected t<br>F+ connected t<br>d (by default, A | o internal sign<br>o external pin,<br>o internal sign<br>VD VREF+ con | al, AVDD<br>VREF+<br>al, FVR BUF2<br>nected to inter | nal signal, AVt | (םכ                                                      |                     |  |  |
| bit 1-0         | NVCFG<1:0>                                                   | . Negative Volt                                                        | tage Reference                                                        | e Configuratior                                      | n bits          |                                                          |                     |  |  |
|                 | 00 = A/D VRE<br>01 = A/D VRE<br>10 = Reserve                 | EF- connected to<br>EF- connected to<br>ed (by default, A              | o internal signa<br>o external pin,<br>VD VREF- conr                  | al, AVss<br>VREF-<br>nected to interr                | nal signal, AVs | s)                                                       |                     |  |  |
|                 | 11 = Reserve                                                 | ed (by default, A                                                      | VD VREF- conr                                                         | nected to interr                                     | nal signal, AVs | s)                                                       |                     |  |  |



# 6. REGISTER **EXPLORE DATASHEET**

#### ADCON2= 0b**0**0**101101;**

| REGISTER     | 17-3: ADCC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | DN2: A/D CO                                                                         | NTROL REG                         | ISTER 2                             |                                      |                                     |                           |
|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|-----------------------------------|-------------------------------------|--------------------------------------|-------------------------------------|---------------------------|
| R/W-0        | U-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | R/W-0                                                                               | R/W-0                             | R/W-0                               | R/W-0                                | R/W-0                               | R/W-0                     |
| ADFM         | —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                     | ACQT<2:0>                         |                                     |                                      | ADCS<2:0>                           |                           |
| oit 7        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                     |                                   |                                     |                                      |                                     | bit (                     |
| egend:       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                     |                                   |                                     |                                      |                                     |                           |
| R = Readabl  | e bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | W = Writable                                                                        | bit                               | U = Unimple                         | mented bit. re                       | ad as '0'                           |                           |
| n = Value at | POR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | '1' = Bit is set                                                                    | t                                 | '0' = Bit is cle                    | eared                                | x = Bit is unkn                     | own                       |
| bit 7        | ADFM: A/D (<br>1 = Right justified of the second secon | Conversion Res<br>tified<br>îed                                                     | sult Format Se                    | lect bit                            |                                      |                                     |                           |
| oit 6        | Unimplemen                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | ted: Read as                                                                        | 'o'                               |                                     |                                      |                                     |                           |
| bit 5-3      | ACQT<2:0>:<br>holding capa<br>conversions<br>000 = 0 <sup>(1)</sup><br>001 = 2 TAD<br>010 = 4 TAD<br>011 = 6 TAD<br>100 = 8 TAD<br>101 = 12 TAD<br>110 = 16 TAD<br>111 = 20 TAD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | A/D Acquisitio<br>citor remains c<br>begins.                                        | n time select b<br>onnected to A/ | its. Acquisitior<br>D channel fror  | n time is the du<br>n the instant th | ration that the A<br>ne GO/DONE bit | /D charge<br>is set until |
| oit 2-0      | ADCS<2:0>:<br>000 = Fosc/<br>001 = Fosc/<br>010 = Fosc/<br>011 = FRc <sup>(1)</sup><br>100 = Fosc/<br>101 = Fosc/<br>101 = Fosc/<br>111 = Fosc/<br>111 = Fosc/                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | A/D Conversion<br>2<br>8<br>32<br>(clock derived<br>4<br>16<br>64<br>(clock derived | from a dedicat                    | t bits<br>ted internal os           | cillator = 600 k                     | Hz nominal)                         |                           |
| Note 1: W    | /hen the A/D clo<br>/cle after the GC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | ck source is se                                                                     | et to allow the                   | then the start of<br>SLEEP instruct | of conversion i<br>tion to be exec   | is delayed by one<br>cuted.         | e instruction             |
|              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                     |                                   | V.                                  | 1                                    |                                     |                           |



# 7. ENHANCE **UNDERSTANDING**

Now, with the same situation, we will change the control system to the following situation.

- A factory needs an automatic system to run a cooling system based on temperature in their control room. Temperature sensor (LM35) is use to detect the temperature. The temperature control conditions have summarized as shown in Table below.
- With the information as in the specification below, design the appropriate system.
- Build the complete program & circuit of the control system.

|                                                | aegree |
|------------------------------------------------|--------|
| SPECIFICATION:                                 | 0 -    |
| VREF(+)=Fixed voltage references (4.096V)      |        |
| VREF(-)=0V                                     |        |
| SENSOR SCALE FACTOR = 10.0 mV/ degree Celcius  | 21     |
| using Channel AN2                              |        |
| A/D conversion results format: Right justified |        |
| A/D Conversion Clock FOSC/16                   | >      |
| 12 TAD acquisition time                        |        |
| Resolution = 10 bits                           |        |

| degree Celcius | output                   |
|----------------|--------------------------|
| 0 - 20         | fan 1 on                 |
| 21 -35         | fan 1 & 2 on             |
| > 35           | fan 1,2,3 &<br>buzzer on |



|      | S | М | Т | W | Т |
|------|---|---|---|---|---|
|      |   |   |   |   |   |
| <br> |   |   |   |   |   |
| <br> |   |   |   |   |   |
|      |   |   |   |   |   |
| <br> |   |   |   |   |   |



TAKE A BREAK

I am fueled by happy thoughts and coffee

2]]



## 1.PROBLEM **STATEMENT**

An automation company has been assigned by a food and beverage manufacturing plant to design and install a packaging system for bottle based on PIC18 microcontroller. This system used a motor to move a conveyor belt that carry and drops bottles into a box. A counter sensor will count the amount of bottles that fall into the box. After TEN (10) bottles has fallen, motor will stop moving and buzzer will be switched on. Sensor is ACTIVE LOW. Buzzer and motor are ACTIVE HIGH. As a programmer of the company, you are required to design the packaging system. Using Timer0 Interrupt as a counter, Use a C language to write program to perform.



#### **FLOW PROCESS**

# 2.CIRCUIT DESIGN MAIN COMPONENT





PIC 18F45K22

Active push button (sensor)

Animated DC Motor

Active buzzer

Transistor (2N2222)

5V relay

1K Ohm resistor

#### 3. CIRCUIT DESIGN **PROTEUS SIMULATION** \*5V \*12V A \*12V







# 4.CONFIGURATION

Based on the given problem, we can summarize as in the following table.

| Component               | Reading Input | Writing Output | Input/Output<br>declaration |  |  |  |  |
|-------------------------|---------------|----------------|-----------------------------|--|--|--|--|
| Push button<br>(sensor) | PORTAbits.RA4 | _              | TRISAbits.TRISA4            |  |  |  |  |
| DC Motor<br>(conveyer)  | _             | LATDbits.LATD7 | TRISDbits.TRISD7            |  |  |  |  |
| Buzzer<br>(alarm)       | _             | LATCbits.LATC0 | TRISCbits.TRISC0            |  |  |  |  |



### 5. PROGRAMMING C LANGUAGE MPLAB SIMULATION



### 6. REGISTER **Explore data sheet**









Now, with the same situation, we will change the control system to the following situation.

- A counter sensor will be connected to Pin RA4
- Conveyer motor will be connected to Pin RC5
- Buzzer will be connected to Pin RB3
- Motor will stop moving and buzzer will be switch on when the counter sensor count to 20 bottles fall into the box.
- Use a 16 bit counter system without prescaler.

Rebuild the complete program of the control system.



Date:

\_\_\_\_

# My Notes

|  |  |  |  |  |  |   | • |   | • |    |   |  |
|--|--|--|--|--|--|---|---|---|---|----|---|--|
|  |  |  |  |  |  |   | • | 1 |   | 11 |   |  |
|  |  |  |  |  |  | • |   |   | - | 9  | • |  |

#### #BulletJournal

You deserve to feel like you always matter. Because you always do



### 1. PROBLEM **Statement**

As a programmer, you are required to design a robot toy where a robot eye's will appear red at night time. However during daylight the eye will appear green.

(Tips: Use any PORT in PIC18.

During daylight

At night











•





# 3. CIRCUIT DESIGN FLOW PROCESS

Sensor detect light or no light

if sensor detect NO light, LED RED will blinking

otherwise , LED GREEN will blinking

# 3.UNDERSTAND FLOW CHART

•



# 4. CONFIGURE



Declare Light Sensor (LDR) as Input TRISCbits.TRISC3=1;

> Declare LED as Output TRISD=0;

02 04 1. LED

DID

YOU

KNOW

We can configure 'TRIS' either using Byte or Bit Addressable format

Using Byte Addressable



If Using Bit Addressable

TRISCbits.TRISC3=1;

# 5. PROGRAMMING Clanguage



45



Now, with the same situation, we will change the control system to the following situation.

- A counter sensor will be connected to Pin RA4
- Conveyer motor will be connected to Pin RC5
- Buzzer will be connected to Pin RB3
- Motor will stop moving and buzzer will be switch on when the counter sensor count to 20 bottles fall into the box.
- Use a 16 bit counter system without prescaler.

Rebuild the complete program of the control system.





/ /



# One step at a time. You'll get there.





## PROBLEM STATEMENT

A security door is attached to a sensor switch (active LOW) which is connected to INTO and a busser (active HIGH) is connected to RD7. Design a control system so that every time the door is opened, the buzzer beeps twice. Apply interupt programming for this system. Set the interrupt to be triggered on rising edge.







# DESIGN CIRCUIT



51



### PROGRAMMING **CLANGUAGE**

•





# "Stop making plans, go ahead."

Bob Sadino



## PROBLEM STATEMENT

JV Company Sdn Bhd has been assigned by Majlis Perbandaran Kulim Hitech to design a smart traffic light systems at the busiest traffic light in Kulim Hitech Industrial Area. As a programmer, you are responsible to design the system for pedestrian to cross the road. The specifications are give as below:

(a) Use active LOW push button, an active HIGH buzzer , active HIGH LED for vehicles ( RED, YELLOW and GREEN) and active HIGH LED for pedestrianc (GREEN and RED)

(b) Push button must be connected to RB1/INT1 while LED and buzzer are connected to PORTD

(c) To cross the road, pedestrian has to press the push button that is programmed as external hardware interrupt. The systems will function as normal after the interrupt.





-55

# CONFIGURATION INPUT/OUTPUT



# DESIGN CIRCUIT



#### PROGRAMMING

•





```
INTCON3bits. INTIIE = 1;
28
                                                        INTCON3 is set based
29
           INTCON3bits. INT1IF = 0:
                                                       on design requirements
           INTCON2bits. INTEDG1 = 0;
30
31
32
           while (1)
33
           {
34
               LED_G_CAR = 1:
35
               LED_Y_CAR = 0;
                                                        Initial condition if
36
37
               LED_R_CAR = 0:
                                                       no intterupt occur.
               LED_G_P = 0;
38
               LED_R_P = 1;
39
40
41
42
43
44
      static void interrupt ISR (void)
                                                                  Interrupt occur,
45
   E {
                                                         'crossing lane' button is pressed
           if (INTCON3bits.INT11F == 1)
46
47
           {
               for(int flash_count = 0; flash_count <1; flash_count ++)</pre>
48
49
               {
               for(int count=0; count<15; count++)</pre>
50
               LED_G_CAR = 0:
51
52
               LED_Y_CAR = 1;
                                                 The Yellow LED is ON, signaling for the car to stop.
53
               LED R CAR = 0;
               LED_G_P = 0;
                                                        while Red LED (pedestrian) is still OFF.
54
              LED_R_P = 1:
55
56
              __delay_ms (50);
              for(int count=0; count<10; count++)</pre>
57
58
              LED_G_CAR = 0;
              LED_Y_CAR = 0;
59
                                                The Red LED is ON for the car to stop
              LED_R_CAR = 1;
60
                                                        and pedestrians to cross.
              LED_G_P = 1:
61
                                             The buzzer is also turned ON for 10 counts
              LED_R_P = 0:
62
              BZ = 1:
63
               __delay_ms (200);
64
              for(int count=0; count<10; count++)</pre>
65
              LED_G_CAR = 1;
66
                                                        After 10 counts, Green LED &
              LED_Y_CAR = 0;
67
68
              LED_R_CAR = 0:
                                                          pedestrian Buzzer is OFF.
69
              LED_G_P = 0:
                                                   The car's Green LED will be turned ON
70
              LED_R_P = 1:
                                                      for traffic to return to normal.pin
              BZ = 0:
71
72
73
              }
74
              INTCON3bits. INT11F = 0;
75
76
77
78
```

59

# REFERENCES -

Muhammad Ali Mazidi, Danny Causey & Rolin Mc Kinlay (2016). PIC Microcontroller and Embedded Suystems: Using Assembly and C for PIC18. Micro Digital Ed.

PIC18F45K22 Datasheet (PDF) - Microchip Technology," PIC18F45K22 Datasheet (PDF) . [Online]. Available: https://pdf1.alldatasheet.com/datasheetpdf/view/348759/MICROCHIP/PIC18F45K22.html. [Accessed: 2021].



